A VLSI array of low-power spiking neurons and bistable synapses with spike-timing dependent plasticity
- PMID: 16526488
- DOI: 10.1109/TNN.2005.860850
A VLSI array of low-power spiking neurons and bistable synapses with spike-timing dependent plasticity
Abstract
We present a mixed-mode analog/digital VLSI device comprising an array of leaky integrate-and-fire (I&F) neurons, adaptive synapses with spike-timing dependent plasticity, and an asynchronous event based communication infrastructure that allows the user to (re)configure networks of spiking neurons with arbitrary topologies. The asynchronous communication protocol used by the silicon neurons to transmit spikes (events) off-chip and the silicon synapses to receive spikes from the outside is based on the "address-event representation" (AER). We describe the analog circuits designed to implement the silicon neurons and synapses and present experimental data showing the neuron's response properties and the synapses characteristics, in response to AER input spike trains. Our results indicate that these circuits can be used in massively parallel VLSI networks of I&F neurons to simulate real-time complex spike-based learning algorithms.
Similar articles
-
Classification of correlated patterns with a configurable analog VLSI neural network of spiking neurons and self-regulating plastic synapses.Neural Comput. 2009 Nov;21(11):3106-29. doi: 10.1162/neco.2009.08-07-599. Neural Comput. 2009. PMID: 19686067
-
An event-based neural network architecture with an asynchronous programmable synaptic memory.IEEE Trans Biomed Circuits Syst. 2014 Feb;8(1):98-107. doi: 10.1109/TBCAS.2013.2255873. IEEE Trans Biomed Circuits Syst. 2014. PMID: 24681923
-
Synchrony detection and amplification by silicon neurons with STDP synapses.IEEE Trans Neural Netw. 2004 Sep;15(5):1296-304. doi: 10.1109/TNN.2004.832842. IEEE Trans Neural Netw. 2004. PMID: 15484902
-
Orientation-selective aVLSI spiking neurons.Neural Netw. 2001 Jul-Sep;14(6-7):629-43. doi: 10.1016/s0893-6080(01)00054-5. Neural Netw. 2001. PMID: 11665759 Review.
-
Probabilistic synaptic weighting in a reconfigurable network of VLSI integrate-and-fire neurons.Neural Netw. 2001 Jul-Sep;14(6-7):781-93. doi: 10.1016/s0893-6080(01)00057-0. Neural Netw. 2001. PMID: 11665770 Review.
Cited by
-
An FPGA Implementation of a Polychronous Spiking Neural Network with Delay Adaptation.Front Neurosci. 2013 Feb 13;7:14. doi: 10.3389/fnins.2013.00014. eCollection 2013. Front Neurosci. 2013. PMID: 23408739 Free PMC article.
-
A framework for plasticity implementation on the SpiNNaker neural architecture.Front Neurosci. 2015 Jan 20;8:429. doi: 10.3389/fnins.2014.00429. eCollection 2014. Front Neurosci. 2015. PMID: 25653580 Free PMC article.
-
Reliability of neuronal information conveyed by unreliable neuristor-based leaky integrate-and-fire neurons: a model study.Sci Rep. 2015 May 13;5:9776. doi: 10.1038/srep09776. Sci Rep. 2015. PMID: 25966658 Free PMC article.
-
Emergent Auditory Feature Tuning in a Real-Time Neuromorphic VLSI System.Front Neurosci. 2012 Feb 6;6:17. doi: 10.3389/fnins.2012.00017. eCollection 2012. Front Neurosci. 2012. PMID: 22347163 Free PMC article.
-
Zinc oxide and indium-gallium-zinc-oxide bi-layer synaptic device with highly linear long-term potentiation and depression characteristics.Sci Rep. 2022 Jan 24;12(1):1259. doi: 10.1038/s41598-022-05150-w. Sci Rep. 2022. PMID: 35075173 Free PMC article.
Publication types
MeSH terms
LinkOut - more resources
Full Text Sources
Other Literature Sources