Addressing interconnect challenges for enhanced computing performance
- PMID: 39666811
- DOI: 10.1126/science.adk6189
Addressing interconnect challenges for enhanced computing performance
Erratum in
-
Erratum for the Review "Addressing interconnect challenges for enhanced computing performance" by J.-S. Kim et al.Science. 2025 Jan 31;387(6733):eadw1650. doi: 10.1126/science.adw1650. Epub 2025 Jan 30. Science. 2025. PMID: 39883783 No abstract available.
Abstract
The advancement in semiconductor technology through the integration of more devices on a chip has reached a point where device scaling alone is no longer an efficient way to improve the device performance. One issue lies in the interconnects connecting the transistors, in which the resistivity of metals increases exponentially as their dimensions are scaled down to match those of the transistors. As a result, the total signal processing delay is dominated by the resistance-capacitance (RC) delay from the interconnects rather than the delay from the transistors' switching speed. This bottleneck has spurred efforts both in academia and industry to explore alternative materials and disruptive device structures. Therefore, we suggest strategies to overcome the RC delay of the interconnects in both material and device aspects.
Publication types
LinkOut - more resources
Full Text Sources
Research Materials